tified)

MAHARASHTF (Autonomous) (ISO/IEC - 2700

## WINTER - 19EXAMINATION

Subject Code: 22426

Subject Name: Microcontroller & Application Model Answer

## Important Instructions to examiners:

- 1) The answers should be examined by key words and not as word-to-word as given in themodel answer scheme.
- 2) The model answer and the answer written by candidate may vary but the examiner may tryto assess the understanding level of the candidate.
- 3) The language errors such as grammatical, spelling errors should not be given more Importance (Not applicable for subject English and Communication Skills.
- 4) While assessing figures, examiner may give credit for principal components indicated in the figure. The figures drawn by candidate and model answer may vary. The examiner may give credit for any equivalent figure drawn.
- 5) Credits may be given step wise for numerical problems. In some cases, the assumed constant values may vary and there may be some difference in the candidate's answers and model answer.
- 6) In case of some questions credit may be given by judgement on part of examiner of relevant answer based on candidate's understanding.
- 7) For programming language papers, credit may be given to any other program based on equivalent concept.

| Q.<br>No. | Sub<br>Q. N. |                                                                        | Ansv                                                                                                                                                                 | ver                                                  | Marking<br>Scheme             |
|-----------|--------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|
| Q.1       |              | Attempt any FI                                                         | VE of the following:                                                                                                                                                 |                                                      | 10M                           |
|           | <b>a</b> )   | Compare addres                                                         | s bus and data bus used in 8                                                                                                                                         | 051.                                                 | 2M                            |
|           | Ans:         | Sr. No.                                                                | Address Bus                                                                                                                                                          | Data Bus                                             | 1M each                       |
|           |              | 1                                                                      | A bus that is used to<br>specify a physical address<br>in memory                                                                                                     | A bus that is used to transmit data among components | (Any 2<br>points)             |
|           |              | 2                                                                      | Unidirectional                                                                                                                                                       | Bidirectional                                        |                               |
|           |              | 3                                                                      | Helps to transfer memory address of data and I/O                                                                                                                     | Helps to send and receive data                       |                               |
|           |              | 4                                                                      | 16 bit address bus in 8051                                                                                                                                           | 8 bit data bus in 8051                               |                               |
|           | <b>b</b> )   | Calculate the nu                                                       | mber of address lines requir                                                                                                                                         | ed to access 16 kB ROM.                              | <b>2M</b>                     |
|           | Ans:         | 14 address lines re<br>2 $^{14} = 16$ KB                               | equired to access 16 KB of RC                                                                                                                                        | DM as                                                | 2M                            |
|           | c)           | State features of                                                      | ADC 0808.                                                                                                                                                            |                                                      | 2M                            |
|           | Ans:         | <ol> <li>Eight char</li> <li>Can measure</li> <li>On chip C</li> </ol> | terface with all Microprocesson<br>nnel 8-bit <b>ADC</b> module.<br>ure up to 8 Analog values.<br>Clock not available, external Os<br>tput various from 0 to 255, op |                                                      | 1M each<br>( Any 2<br>points) |
|           | <b>d</b> )   | List specification                                                     | ns of 8051 microcontroller.                                                                                                                                          |                                                      | 2M                            |
|           | Ans:         | 1) 8- bit data                                                         | bus and 8- bit ALU.                                                                                                                                                  |                                                      | 1M each                       |
|           |              | 2) 16- bit add                                                         | dress bus – can access maximu                                                                                                                                        | m 64KB of RAM and ROM.                               | ( Any 2                       |
|           |              | 3) On- chip I                                                          | RAM -128 bytes (Data Memor                                                                                                                                           | y)                                                   | points)                       |
|           |              | 4) On- chip I                                                          | ROM – 4 KB (Program Memo                                                                                                                                             | ry)                                                  |                               |



|            | ports.<br>6) Progr<br>7) Two<br>8) Work<br>9) Has p<br>10) Six in                                                                  | ammable serial ports i.e. One UAR'<br>6- bit timers- Timer 0& Timer 1<br>s on crystal frequency of 11.0592 M                                                                                                                                                      | 1Hz<br>controller when no operation is perfor                                                                |                                       |
|------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------|
| e)<br>Ans: | MOV A,#001<br>CLR A                                                                                                                |                                                                                                                                                                                                                                                                   | ulator zero murvidualiy.                                                                                     | 2M<br>1M each                         |
| <b>f</b> ) | Compare da                                                                                                                         | ta memory and program memory                                                                                                                                                                                                                                      | 7.                                                                                                           | 2M                                    |
| Ans:       | Sr.N                                                                                                                               | o. Program Memory                                                                                                                                                                                                                                                 | Data Memory                                                                                                  | 1M each                               |
|            | 1                                                                                                                                  | It is used for storing<br>the hexadecimal codes of the<br>program to be executed i.e.<br>instructions.<br>Program Memory of 8051 is                                                                                                                               | It is used for storing temporary<br>variable data and intermediate<br>results.<br>Data Memory of 8051 is 128 |                                       |
|            | 2                                                                                                                                  | 4kB                                                                                                                                                                                                                                                               | bytes                                                                                                        |                                       |
| <b>g</b> ) | List SFR in                                                                                                                        | 8051. (any four)                                                                                                                                                                                                                                                  |                                                                                                              | 2M                                    |
| Ans:       | <ul> <li>DPTF</li> <li>PC : I</li> <li>Stack</li> <li>PSW</li> <li>Port I</li> <li>Serial</li> <li>Timer</li> <li>Power</li> </ul> | and B registers – 8 bit each<br>: [DPH:DPL] – 16 bit combined<br>Program Counter – 16 bits<br>pointer SP – 8 bit<br>: Program Status Word<br>atches<br>data buffer, serial control<br>Registers (TCON,TMOD,TL0/1,T<br>· control<br>upt Enable, Interrupt Priority | Ή0/1)                                                                                                        | <sup>1</sup> / <sub>2</sub> M<br>each |

|     |      |                                   |             |               |               |          |                   |                 | 12-        |
|-----|------|-----------------------------------|-------------|---------------|---------------|----------|-------------------|-----------------|------------|
| Q.2 |      | Attempt any THRE                  | E of the f  | following:    |               |          |                   |                 | Total      |
|     |      |                                   |             |               |               |          |                   |                 | Mark       |
|     | a)   | Compare any three and Interrupts. | derivativ   | es of 8051 m  | icrocontr     | oller on | the basis of      | RAM,ROM,Timer   | <b>4</b> M |
|     | Ans: | Features                          | 8051        | 8052          | 89c52         | 8031     | 8751              | 89v51 RD2       | 1M<br>each |
|     |      | RAM                               | 128         | 256           | 256           | 128      | 128               | 1k              | (Any<br>4  |
|     |      | ROM                               | 4K<br>(mask | 8K<br>(EPROM) | 8K<br>(Flash) | 0        | 4K (UV-<br>EPROM) | 64KB<br>(FLASH) | Points     |

|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ROM)                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                  |                                                                                                                                                                                  |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                    |                   |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
|            | TIMER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2                                                                                                                                                                                                                                                         | 3                                                                                                                                                                                                                                                                            | 3                                                                                                                                                                                                | 2                                                                                                                                                                                | 2                                                                                                                                                                                                         | 3                                                                                                                                                                                                                                                                  |                   |
|            | INTERRUPTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                         | 8                                                                                                                                                                                                                                                                            | 8                                                                                                                                                                                                | 6                                                                                                                                                                                | 6                                                                                                                                                                                                         | 8                                                                                                                                                                                                                                                                  |                   |
| b)         | Draw and explain th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | e interfa                                                                                                                                                                                                                                                 | cing of DAC                                                                                                                                                                                                                                                                  | to 8051.                                                                                                                                                                                         | <u> </u>                                                                                                                                                                         |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                    | <b>4</b> M        |
| Ans:       | Diagram:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                  |                                                                                                                                                                                  |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                    | 2M                |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2<br>7<br>V<br>v<br>v<br>v                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                            | $3^{5k}$                                                                                                                                                                                         | ligital for                                                                                                                                                                      | 1k<br>0.1uF                                                                                                                                                                                               | TO<br>SCOPE<br>Vout = 0<br>to 10V                                                                                                                                                                                                                                  | 2M                |
|            | <ul><li>DAC which co</li><li>In the figure sh equivalent ana</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | onverts di<br>nown, we<br>log currer                                                                                                                                                                                                                      | gital data int<br>use 8-bit DA<br>nt. Hence we                                                                                                                                                                                                                               | o equivale<br>AC 0808. '                                                                                                                                                                         | ent analog<br>This IC co                                                                                                                                                         | g voltage.<br>onverts 8 bi                                                                                                                                                                                | it necessary to use<br>t digital data into<br>convert this current                                                                                                                                                                                                 | -                 |
|            | <ul> <li>DAC which co</li> <li>In the figure sh<br/>equivalent ana<br/>into equivalent</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | onverts di<br>nown, we<br>log curren<br>t voltage.                                                                                                                                                                                                        | gital data int<br>use 8-bit DA<br>nt. Hence we                                                                                                                                                                                                                               | o equivale<br>AC 0808. '<br>require a                                                                                                                                                            | ent analog<br>This IC co<br>n I to V c                                                                                                                                           | g voltage.<br>onverts 8 bi                                                                                                                                                                                | t digital data into                                                                                                                                                                                                                                                | natio             |
| c)         | DAC which co<br>In the figure sh<br>equivalent ana<br>into equivalent<br>Describe 8051 micro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | onverts di<br>nown, we<br>log curren<br>t voltage.<br><b>controlle</b>                                                                                                                                                                                    | gital data int<br>use 8-bit DA<br>nt. Hence we<br>r as boolean                                                                                                                                                                                                               | o equivale<br>AC 0808. '<br>require a<br><b>processo</b>                                                                                                                                         | ent analog<br>This IC co<br>n I to V c<br>or.                                                                                                                                    | g voltage.<br>onverts 8 bi<br>converter to                                                                                                                                                                | t digital data into<br>convert this current                                                                                                                                                                                                                        | natio             |
| c)<br>Ans: | <ul> <li>DAC which co</li> <li>In the figure sh<br/>equivalent and<br/>into equivalent</li> <li>Describe 8051 micro</li> <li>8051 processor</li> <li>The 8051 processor</li> <li>The internal R<br/>other addressa</li> <li>All port lines a</li> <li>The instruction<br/>complete set o</li> <li>The 8051 instruction<br/>provides direct<br/>single bit varia<br/>Boolean expre</li> <li>Eg: CLR C media</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | onverts di<br>nown, we<br>log current<br>t voltage.<br><b>controlle</b><br>r is a CPU<br>cessor cont<br>AM cont<br>ble bits.<br>are bit-ado<br>ns that a<br>f move, s<br>ruction set<br>t support<br>table to p<br>ssion. Bit<br>eans clear               | gital data intr<br>use 8-bit DA<br>nt. Hence we<br>r as boolean<br>J that can per<br>ntains a comp<br>tains 128 add<br>dressable, an<br>access these<br>et, clear, con<br>et is optimize<br>for bit manip<br>perform logid<br>ts may be set<br>the carry bit                 | o equivale<br>AC 0808.7<br>require a<br><b>processo</b><br>rform som<br>plete Bool<br>hressable h<br>d each can<br>bits are<br>plement,<br>ed for the<br>pulation an<br>cal operat<br>or cleared | ent analog<br>This IC con<br>n I to V con<br>or.<br>The operative<br>ean proceed<br>bits, and the<br>not only<br>OR, and<br>one bit on<br>not testing<br>ions there<br>i na sing | g voltage.<br>onverts 8 bit<br>onverter to<br>on on a data<br>essor for sin<br>the SFR spa-<br>ed as a separ<br>conditiona<br>AND instru-<br>perations. To<br>of individu<br>efore 8051<br>gle instructio | t digital data into<br>convert this current<br>a and gives the output.<br>gle-bit operations.<br>ace supports up to 128<br>rate single-bit port.<br>l branches but also a<br>actions.<br>The Boolean processor<br>al bit allows the use of<br>can be used to solve | natio             |
| ,          | <ul> <li>DAC which co</li> <li>In the figure sh<br/>equivalent and<br/>into equivalent</li> <li>Describe 8051 micro</li> <li>8051 processor</li> <li>The 8051 processor</li> <li>The internal R<br/>other addressar</li> <li>All port lines a</li> <li>The instruction<br/>complete set o</li> <li>The 8051 instru-<br/>provides direct<br/>single bit varia</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | onverts di<br>hown, we<br>log current<br>t voltage.<br><b>controlle</b><br>r is a CPU<br>cessor cont<br>AM cont<br>ble bits.<br>are bit-add<br>ns that a<br>f move, s<br>ruction set<br>t support<br>able to p<br>ssion. Bit<br>eans clear<br>ans set the | gital data intr<br>use 8-bit DA<br>nt. Hence we<br>r as boolean<br>J that can per<br>ntains a comp<br>cains 128 add<br>dressable, an<br>access these<br>et, clear, con<br>et is optimize<br>for bit manip<br>perform logic<br>ts may be set<br>the carry bit<br>e memory bit | o equivale<br>AC 0808.7<br>require a<br>processo<br>rform som<br>plete Bool<br>d each can<br>bits are<br>aplement,<br>ed for the<br>pulation ar<br>cal operat<br>or cleared                      | ent analog<br>This IC con<br>n I to V con<br>or.<br>The operative<br>ean proceed<br>bits, and the<br>not only<br>OR, and<br>one bit on<br>not testing<br>ions there<br>i na sing | g voltage.<br>onverts 8 bit<br>onverter to<br>on on a data<br>essor for sin<br>the SFR spa-<br>ed as a separ<br>conditiona<br>AND instru-<br>perations. To<br>of individu<br>efore 8051<br>gle instructio | t digital data into<br>convert this current<br>a and gives the output.<br>gle-bit operations.<br>ace supports up to 128<br>rate single-bit port.<br>l branches but also a<br>actions.<br>The Boolean processor<br>al bit allows the use of<br>can be used to solve | natio             |
| Ans:       | <ul> <li>DAC which co</li> <li>In the figure she equivalent and into equivalent and into equivalent</li> <li>Boscribe 8051 micro</li> <li>8051 processor</li> <li>The 8051 processor</li> <li>The internal R other addressar</li> <li>All port lines a</li> <li>The instruction complete set or</li> <li>The 8051 instruction complete set or</li> <li>The 8051 instruction generation of the set of the set</li></ul> | onverts di<br>hown, we<br>log current<br>t voltage.<br><b>controlle</b><br>r is a CPU<br>cessor cont<br>AM cont<br>ble bits.<br>are bit-add<br>ns that a<br>f move, s<br>ruction set<br>t support<br>able to p<br>ssion. Bit<br>eans clear<br>ans set the | gital data intr<br>use 8-bit DA<br>nt. Hence we<br>r as boolean<br>J that can per<br>ntains a comp<br>cains 128 add<br>dressable, an<br>access these<br>et, clear, con<br>et is optimize<br>for bit manip<br>perform logic<br>ts may be set<br>the carry bit<br>e memory bit | o equivale<br>AC 0808.7<br>require a<br>processo<br>rform som<br>plete Bool<br>d each can<br>bits are<br>aplement,<br>ed for the<br>pulation ar<br>cal operat<br>or cleared                      | ent analog<br>This IC co<br>n I to V c<br>or.<br>ne operative<br>ean proceed<br>bits, and the<br>not only<br>OR, and<br>one bit on<br>nd testing<br>ions there<br>I in a sing    | g voltage.<br>onverts 8 bit<br>onverter to<br>on on a data<br>essor for sin<br>the SFR spa-<br>ed as a separ<br>conditiona<br>AND instru-<br>perations. To<br>of individu<br>efore 8051<br>gle instructio | t digital data into<br>convert this current<br>a and gives the output.<br>gle-bit operations.<br>ace supports up to 128<br>rate single-bit port.<br>l branches but also a<br>actions.<br>The Boolean processor<br>al bit allows the use of<br>can be used to solve | antic<br>4M<br>4M |
| Ans:       | <ul> <li>DAC which co</li> <li>In the figure sh<br/>equivalent ana<br/>into equivalent</li> <li>Describe 8051 micro</li> <li>8051 processor</li> <li>The 8051 processor</li> <li>The internal R<br/>other addressa</li> <li>All port lines a</li> <li>The instruction<br/>complete set o</li> <li>The 8051 instruction<br/>provides direct<br/>single bit vari<br/>Boolean expre</li> <li>Eg: CLR C me<br/>SETB 20h mea</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | onverts di<br>hown, we<br>log current<br>t voltage.<br><b>controlle</b><br>r is a CPU<br>cessor cont<br>AM cont<br>ble bits.<br>are bit-add<br>ns that a<br>f move, s<br>ruction set<br>t support<br>able to p<br>ssion. Bit<br>eans clear<br>ans set the | gital data intr<br>use 8-bit DA<br>nt. Hence we<br>r as boolean<br>J that can per<br>ntains a comp<br>cains 128 add<br>dressable, an<br>access these<br>et, clear, con<br>et is optimize<br>for bit manip<br>perform logic<br>ts may be set<br>the carry bit<br>e memory bit | o equivale<br>AC 0808.7<br>require a<br>processo<br>rform som<br>plete Bool<br>d each can<br>bits are<br>aplement,<br>ed for the<br>pulation ar<br>cal operat<br>or cleared                      | ent analog<br>This IC co<br>n I to V c<br>or.<br>ne operative<br>ean proceed<br>bits, and the<br>not only<br>OR, and<br>one bit on<br>nd testing<br>ions there<br>I in a sing    | g voltage.<br>onverts 8 bit<br>onverter to<br>on on a data<br>essor for sin<br>the SFR spa-<br>ed as a separ<br>conditiona<br>AND instru-<br>perations. 7<br>of individu<br>efore 8051<br>gle instructio  | t digital data into<br>convert this current<br>a and gives the output.<br>gle-bit operations.<br>ace supports up to 128<br>rate single-bit port.<br>l branches but also a<br>actions.<br>The Boolean processor<br>al bit allows the use of<br>can be used to solve |                   |



**BOARD OF TECHNICAL EDUCATION** 

|      | <ul> <li>then it access internal and external program memories (ROMS).</li> <li>ii) Pin 29- PSEN : This is an output pin. PSEN stands for "program store enable." It is active low O/P signal. It is used to enable external program memory (ROM). When [PSEN(bar)]= 0, then external program memory becomes enabled and micro controller read content of external memory location. Therefore it is connected to (OE) of external ROM.</li> <li>iii) Pin 21-28: A<sub>8</sub> - A<sub>15</sub> : These pins are known as Port 2. It serves as I/O port. Each pin is bidirectional Input /Output with internal pull – up resistors. Besides the Input /Output, when external memory is interfaced, PORT 2 pins act as the higher-order address bus. (A8-A15)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1M-<br>PSEN<br>2M-Pin<br>21-28<br>1M<br>Port 2<br>& 1M<br>A8 -<br>A15 |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Q.3  | Attempt any THREE of the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 12-<br>Total<br>Marks                                                 |
| a)   | Develop Assembly Language program (ALP) to find the largest number in a block of 10<br>numbers stored at location 40H onwards in internal RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>4</b> M                                                            |
| Ans: | (NOTE: Marks to be given for any other correct logic used by students.)         ORG 0000H         MOV R1, #0AH       ; Initialize Byte Counter         MOV R0, #40H       ; Initialize source pointer R0 to 40H         DEC R1       ; decrement counter by one         MOV 60H, @R0       ; Read First Byte         UP: INC R0       ; Increment the contents of R0         MOV A, @R0       ; Read second number         CJNE A, 60H, DN       ; compare the first two numbers, if not equal go to DN         AJMP LARGE       ; else go to LARGE         DN: JC LARGE       ; check carry         MOV 60H, A       ; Store largest number to 60H         LARGE: DJNZ R1, UP       ; decrement the counter by one, if count ≠ 0, then go to UP         END       Largest No. is saved in memory 60H. Assume any location to store the result.         OR         MOV R1, #0AH       ; initialize the counter         MOV R0, #40H       ; initialize the memory pointer         DEC R1       ; decrement counter by one         MOV A,@R0       ; load number in accumulator         MOV B, A       ; move that number to register B         UP: INC R0       ; increment the memory pointer         DAG       ; else go to NEXT         MOV B, A       ; else go to NEXT <tr< th=""><th>4M<br/>for<br/>correc<br/>t<br/>progr<br/>am</th></tr<> | 4M<br>for<br>correc<br>t<br>progr<br>am                               |

| b)         | Sketch the internal memory organization in 8051.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>4</b> M                                   |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| Ans:       | Daigram:       Byte<br>Address     Bit address       Byte<br>Address     Bit address       Byte<br>Address     Bit address       TFh     General purpose<br>RAM area.<br>80 bytes       30h     Internal Memory       2Eh $\overline{77}$ $\overline{78}$ 2Dh $\overline{67}$ $\overline{68}$ 2Ch $\overline{57}$ $\overline{50}$ 2Dh $\overline{17}$ $\overline{10}$ 2Bh $\overline{17}$ $\overline{18}$ 2Dh $\overline{17}$ $\overline{18}$ 2Dh $\overline{07}$ $\overline{88}$ $2Dh$ $\overline{67}$ $\overline{68}$ $2Dh$ $\overline{77}$ $\overline{38}$ $2Dh$ $\overline{17}$ $\overline{18}$ $2Dh$ $\overline{67}$ $2Dh$ $\overline{67}$ | 4M<br>for<br>neat<br>Sketo<br>h wit<br>label |
| c)<br>Ans: | <ul> <li>Explain processes of interrupt enabling and disabling in 8051.</li> <li>Interrupts are the events that temporarily suspend the main program, pass the control to the external sources and execute their task. It then passes the control to the main program where it had left off.8051 has 5 interrupt signals, i.e. INTO, TFO, INT1, TF1, RI/TI. Each interrupt can be enabled or disabled by setting bits of the IE register and the whole interrupt system can be disabled by clearing the EA bit of the same register.</li> <li>IE (Interrupt Enable) Register:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                | 4M<br>2M<br>form<br>t                        |
|            | This register is responsible for enabling and disabling the interrupt. EA bit is set to 1 for enabling interrupts and set to 0 for disabling the interrupts. Its bit sequence and their meanings are shown in the following figure.         EA       _       _       ES       ET1       EX1       ET0       EX0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                              |



|            | EA          | IE.7        | It disables all interrupts. When EA = 0 no interrupt will be acknowledged and EA = 1 enables the interrupt individually.                               | bit        |
|------------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|            | -           | IE.6        | Reserved for future use.                                                                                                                               |            |
|            | -           | IE.5        | Reserved for future use.                                                                                                                               |            |
|            | ES          | IE.4        | Enables/disables serial port interrupt.                                                                                                                |            |
|            | ET1         | IE.3        | Enables/disables timer1 overflow interrupt.                                                                                                            |            |
|            | EX1         | IE.2        | Enables/disables external interrupt1.                                                                                                                  |            |
|            | ET0         | IE.1        | Enables/disables timer0 overflow interrupt.                                                                                                            |            |
|            | EX0         | IE.0        | Enables/disables external interrupt0.                                                                                                                  |            |
|            | Explain     |             | g instructions of 8051.                                                                                                                                |            |
| <b>d</b> ) | (i)         | ADDO        |                                                                                                                                                        | <b>4</b> M |
|            | (ii)        | L CA        |                                                                                                                                                        |            |
| Ans:       | (i)         |             | C: The <b>ADDC</b> instruction adds a byte value and the value of the carry flag to                                                                    | <b>2M</b>  |
|            |             |             | cumulator. The results of the addition are stored back in the accumulator.                                                                             | each       |
|            |             | Severa      | al of the flag registers are affected.                                                                                                                 | instr      |
|            | ADDC        |             |                                                                                                                                                        | ction      |
|            | Function    |             | •                                                                                                                                                      |            |
|            | -           |             | , source byte                                                                                                                                          |            |
|            | Flags aff   | ected: O    | V,AC,CY                                                                                                                                                |            |
|            | Descripti   | on: ADI     | DC simultaneously adds the byte variable indicated, the carry flag and the                                                                             |            |
|            | Accumul     | ator con    | tents, leaving the result in the Accumulator ( $A = A + byte + CY$ ). The carry and                                                                    |            |
|            | auxiliary   | -carry or   | bit flags are set, respectively. If $CY = 1$ prior to this instruction, CY is also                                                                     |            |
|            | added to    | A.          |                                                                                                                                                        |            |
|            | Addressi    | ng mode     | s supported for ADDC instruction :                                                                                                                     |            |
|            |             | -           | e: ADDC A,#data                                                                                                                                        |            |
|            |             |             | ADDC A, Rn                                                                                                                                             |            |
|            |             | U           | DDC A, address                                                                                                                                         |            |
|            |             |             |                                                                                                                                                        |            |
|            | • K<br>(ii) | LCAI        | ndirect: ADDC A, @Ri                                                                                                                                   |            |
|            |             |             | all, Transfers control to a subroutine                                                                                                                 |            |
|            |             | -           | l6 bit addr                                                                                                                                            |            |
|            | Flags aff   |             |                                                                                                                                                        |            |
|            | _           |             | : 3 byte(1 byte is opcode and other two bytes are the 16 bit address of the                                                                            |            |
|            | target sul  |             |                                                                                                                                                        |            |
|            | e           | · · · · · · | s instruction is used to transfers control to a subroutine To reach the target                                                                         |            |
|            | address i   | n the 64    | Kbytes maximum ROM space of the 8051, LCALL instruction is used. For<br>ne, the PC register (which has the address of the instruction after the LCALL) |            |
|            | _           |             | he stack, and the stack pointer (SP) is incremented by 2. Then the program                                                                             |            |
|            |             |             | with the new address and control is transferred to the subroutine.                                                                                     |            |



| Q.4 |      | Attempt an                | ny THREE           | of the follo           | wing :          |                               |               |               |                                   | 12<br>Marks     |
|-----|------|---------------------------|--------------------|------------------------|-----------------|-------------------------------|---------------|---------------|-----------------------------------|-----------------|
|     | a)   | Draw the f                | <u>format</u> of T | CON regist             | ter of 8051     | and describ                   | be the func   | tion of eacl  | n bit of it.                      | <b>4</b> M      |
|     | Ans: | TCON: TI                  | MER/COU            | NTER CO                | NTROL R         | EGISTER.                      | BIT ADDF      | RESSABLE      |                                   | 2M              |
|     |      | TF1                       | TR1                | TF0                    | TR0             | IE1                           | IT1           | IE0           | IT0                               | forma<br>t      |
|     |      |                           |                    |                        |                 | hardware w                    |               |               | 1                                 |                 |
|     |      | Overflows.<br>Service rou | •                  | hardware as            | s processor     | vectors to the                | ne interrupt  |               |                                   | 27.6            |
|     |      |                           |                    | run control<br>ON/OFF. | bit. Set/cle    | ared by soft                  | ware to turn  | n Timer/Cou   | inter1                            | 2M<br>Functi    |
|     |      |                           |                    |                        |                 | nardware wh                   |               |               | )                                 | on of<br>each   |
|     |      |                           | •                  |                        | 1               | vectors to the vector soft    |               |               | inter 0                           | bit             |
|     |      |                           |                    | Interrupt 1            |                 |                               |               | External Inte | rrupt edge is                     |                 |
|     |      |                           | •                  |                        | -               | is processed<br>cleared by s  |               | specify       |                                   |                 |
|     |      |                           | e/low level t      | • 1                    |                 | •                             |               | specify       |                                   |                 |
|     |      |                           |                    |                        |                 | Set by hardw                  |               |               |                                   |                 |
|     |      |                           |                    |                        |                 | when interru<br>cleared by s  |               | ssea.         |                                   |                 |
|     |      |                           |                    |                        |                 | nal Interrupt                 |               |               |                                   |                 |
|     | b)   | Describe se               | erial comm         | unication in           | n 8051. Ex      | plain the us                  | e of SCON     | register.     |                                   | <b>4</b> M      |
|     | Ans: |                           |                    |                        |                 |                               |               | rough RXD     | and TXD pin                       | 2M              |
|     |      | -                         |                    |                        |                 | ommunicatio                   | on.           |               |                                   | mode            |
|     |      |                           | ata Mode-0         | •                      | ,               | register and                  | the data tra  | nsmission v   | vorks                             | descri          |
|     |      |                           |                    | -                      |                 | 0                             |               |               | ismitted through                  | ption<br>in     |
|     |      | frequency f               | fosc /12, whi      | ich is conne           | ected to the    |                               | cuitry for sy | -             | oulses of<br>on. The shift        | short           |
|     |      |                           |                    | -                      |                 | scillator frec<br>de)(baud ra | - •           | ble)          |                                   | ( 1⁄2           |
|     |      |                           |                    |                        |                 |                               |               |               | ver Transmitter                   | mark<br>for     |
|     |      |                           |                    |                        | -               | h TXD or re                   |               | -             |                                   | each            |
|     |      |                           |                    | •                      | •               | ,                             |               |               | d first), and a ecial function    | mode)           |
|     |      | e                         | ON. The ba         |                        |                 | _                             |               |               |                                   | &               |
|     |      |                           |                    | -                      | -               | d rate is fix                 | -             |               | voniona hite                      | 2M              |
|     |      |                           |                    |                        | U               |                               | U             |               | various bits are<br>B8 or RB8)bit | forma<br>t with |
|     |      |                           |                    | -                      |                 |                               |               |               | an be assigned                    | functi          |
|     |      | the value '0              | ' or '1'. For e    | example, if            | the information | tion of parit                 | y is to be tr | ansmitted, t  | he parity bit (P)                 | on              |
|     |      | in PSW cou                | uld be move        | d into TB8.            | On reception    | on of the data                | a, the 9 th b | it goes into  | RB8 in 'SCON',                    |                 |

|      | <b>4. Serial</b> I<br>In this mo<br>a start bit<br>Mode-3 is<br>mode-1).                                                                         |                                                                                                                                   | e-3 - Multi p<br>are transmitt<br>), 8 data bits<br>node-2, exce                                                      | ted through<br>s (LSB first)<br>ept the fact tl                                                                     | TXD or rec<br>), a program                                                      | ceived throu, nmable 9 th                | igh RXD.T<br>bit and a s | stop bit (usu | ually '1'). |                         |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|--------------------------|---------------|-------------|-------------------------|
|      | $f \text{ baud} = (2^{S})$                                                                                                                       | 2 <sup>SMOD</sup> /32) * (<br>SM1                                                                                                 | ( fosc/ 12 (25<br>SM2                                                                                                 | 56-TH1))                                                                                                            | TB8                                                                             | RB8                                      | TI                       | RI            |             |                         |
|      | SM1 SCC<br>SM0 SM1<br>0 0 Serial<br>0 1 Serial<br>1 0 Serial<br>1 1 Serial<br>SM2 SCC<br>REN SCC<br>TB8 SCC<br>TB8 SCC<br>TI SCON<br>stop Bit in | l Mode 0<br>l Mode 1, 8-1<br>l Mode 2<br>l Mode 3<br>ON.5 Used fo<br>ON.4 Set/ clo<br>ON.3 – the 9<br>ON.2– in mo<br>J.1 Transmit | port mode s<br>-bit data, 1 s<br>for multiprod<br>leared by sof<br>9th bit that w<br>ode 2/3 it is<br>t interrupt fla | specifier.<br>stop bit, 1 sta<br>ocessor comr<br>oftware to en<br>will be transi<br>the 9th bit th<br>lag. Set by h | munication<br>hable/ disabl<br>mitted in math<br>that was reco<br>hardware at t | ode 2/3 set/o<br>eived .<br>the beginnin | clear by so              | oftware.      |             |                         |
|      |                                                                                                                                                  | ime in mode                                                                                                                       |                                                                                                                       |                                                                                                                     |                                                                                 |                                          |                          |               |             |                         |
| c)   |                                                                                                                                                  | terfacing of                                                                                                                      | $16 \times 2$ LCI                                                                                                     | D with 8051                                                                                                         | and state                                                                       | the functio                              | n of EN a                | nd RS of L    | <b>CD</b>   | 4M                      |
| Ans: | Diagram                                                                                                                                          | :                                                                                                                                 |                                                                                                                       |                                                                                                                     |                                                                                 |                                          |                          |               |             | 2M<br>for<br>diagr<br>m |
|      |                                                                                                                                                  |                                                                                                                                   |                                                                                                                       |                                                                                                                     |                                                                                 |                                          |                          |               |             | 2Mar<br>ks for          |



| d)         | <b>RS:</b> RS is the register select pin. We need to set it to 1, if we are sending some data to be displayed on LCD. And we will set it to 0 if we are sending some command instructions during the initializing sequence like clear the screen etc. <b>EN:</b> The enable pin is used by the LCD to latch information presented to its data pins. When data is supplied to the data pins, a high-to-low pulse must be a minimum of <b>450ns</b> wide.                                                                                                                                      | functi<br>on of<br>two<br>pins(<br>1Mar<br>k each<br>pin<br>functi<br>on) |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|            | (i) EQU<br>(ii) ORG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>4M</b>                                                                 |
| Ans        | <ul> <li>(i) EQU: Equate</li> <li>It is used to define constant without occupying a memory location.</li> <li>Syntax: Label EQU Numeric value</li> <li>By means of this directive, a numeric value is replaced by a symbol.</li> <li>For e.g. MAXIMUM EQU 99 After this directive every appearance of the label MAXIMUM in the program, the assembler will interpret as number 99 (MAXIMUM=99).</li> <li>(ii) ORG:-ORG stands for Origin</li> <li>Syntax: ORG Address</li> <li>The ORG directive is used to indicate the beginning of the address. The origin directive tells the</li> </ul> | 2<br>Marks<br>for<br>each<br>directi<br>ve                                |
|            | assembler where to load instructions and data into memory. It changes the program counter to the value specified by the expression in the operand field. The number thatcomes after ORG can be either in hex or in decimal. If the number is notfollowed by H, it is decimal and the assembler will convert it to hex.                                                                                                                                                                                                                                                                       |                                                                           |
| <b>e</b> ) | State the alternate pin functions of port 3 of 8051.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>4M</b>                                                                 |

MAHARASHTF (Autonomous) (ISO/IEC - 2700

|     | Ans: |                                   |                         |                                                                               | 4                       |
|-----|------|-----------------------------------|-------------------------|-------------------------------------------------------------------------------|-------------------------|
|     |      | Pin                               | Name                    | Alternate Function                                                            | Marks<br>for 8          |
|     |      | P3.0                              | RXD                     | Serial input line                                                             | pins(<br>1/2            |
|     |      | P3.1                              | TXD                     | Serial output line                                                            | mark                    |
|     |      | P3.2                              | <b>INTO</b>             | External interrupt 0                                                          | for<br>each             |
|     |      | P3.3                              | INT1                    | External interrupt 1                                                          | pin<br>functi           |
|     |      | P3.4                              | TO                      | Timer0 external input                                                         | on)                     |
|     |      | P3.5                              | T1                      | Timer1 external input                                                         |                         |
|     |      | P3.6                              | WR                      | External data memory<br>write strobe                                          |                         |
|     |      | P3.7                              | RD                      | External data memory<br>read strobe                                           |                         |
| Q.5 |      | Attempt any TWO of the follo      | wing                    |                                                                               | 12<br>Total             |
|     | (a)  | Explain with sketch the interfa   | acing of 4 ×4 matrix    | keypad with 8051 microcontroller.                                             | Marks<br>6M             |
|     | Ans: | Port 1<br>D0<br>D1<br>D2<br>D3    |                         | a a a a a a a a a a a a a a a a a a a                                         | sketch<br>-3M           |
|     |      | are connected to an output port a | and the columns are co  |                                                                               | Expla<br>nation<br>– 3M |
|     |      |                                   | _                       | all rows by providing 0 to the output<br>om the columns is D3-D0=1111, no key |                         |
|     |      | has been pressed and the proces   | s continues until a key | press is detected. However, if one of the                                     |                         |

tified)

|             |                  | bits has a zero, this means that a key press has occurred. For example, if D3-D0=1101,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |
|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|             |                  | ns that a key in the D1 column has been pressed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |
|             | After a k        | tey press is detected, the <b>microcontroller</b> will go through the process of identifying the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |
|             | key. Star        | ting with the top row, the <b>microcontroller</b> grounds it by providing a low to row D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |
|             | only; the        | en it reads the columns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |
|             | If the dat       | ta read is all 1s, no key in that row is activated and the process is moved to the next row.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |
|             | It ground        | Is the next row, reads the columns, and checks for any zero. This process continues until                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |
|             | the row i        | s identified. After identification of the row in which the key has been pressed, the next                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |
|             | task is to       | find out which column the pressed key belongs to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |
|             | Differen         | tiate between                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           |
| <b>(b</b> ) | (i)              | Harvard and Von-neuman architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6M        |
| Ans:        | (ii)             | Microprocessor and Microcontroller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Von       |
| Ans:        | i) 1             | Harvard Architecture and Von-neuman architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Nue       |
|             | Ē                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ann       |
|             | Sr.N             | To Von Neumann architecture Harvard architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Har       |
|             | 1                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | rd 3<br>M |
|             | 3 <b>4</b> 3     | Data Program Data Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (any      |
|             |                  | CPU and data Program ( ) cpu ( ) Vata                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | thre      |
|             |                  | Address memory Memory Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | poir      |
|             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |
|             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | )         |
|             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | )         |
|             | 2                | The Van Neumann architecture uses single       The Harvard architecture uses physically separate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | )         |
|             | 2                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | )         |
|             | 2                | The Van Neumann architecture uses single       The Harvard architecture uses physically separate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | )         |
|             | 2                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for                                                                                                                                                                                                                                                                                                                                                                                   | )         |
|             | 3                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for memories for instructions and data.         Its design is simpler       Its design is complicated         Instructions and data have to be fetched in       Instructions and data can be fetched                                                                                                                                                                                  | )         |
|             | 3                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for memories for instructions and data.         Its design is simpler       Its design is complicated         Instructions and data have to be fetched in sequential order limiting the operation       Instructions and data can be fetched simultaneously as there is separate buses for                                                                                            | )         |
|             | 3                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for memories for instructions and data.         Its design is simpler       Its design is complicated         Instructions and data have to be fetched in       Instructions and data can be fetched                                                                                                                                                                                  |           |
|             | 3                | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for memories for instructions and data.         Its design is simpler       Its design is complicated         Instructions and data have to be fetched in sequential order limiting the operation bandwidth.       Instructions and data which increasing operation bandwidth.         Program segments & memory blocks for data       Vectors & pointers, variables program segments |           |
|             | 2<br>3<br>4<br>5 | The Van Neumann architecture uses single memory for their instructions and data.       The Harvard architecture uses physically separate memories for their instructions and data.         Requires single bus for instructions and data       Requires separate & dedicated buses for memories for instructions and data.         Its design is simpler       Its design is complicated         Instructions and data have to be fetched in sequential order limiting the operation bandwidth.       Instructions and data which increasing operation bandwidth.                                                                                                        |           |

proces



|      | Sr.<br>No                                                                                                                                                                                                                                                                                                                                                                              | Parameter                   | Microprocessor                                                                                               | Microcontroller                                                                                                                                                                                                                            | sor ,<br>Micro         |  |  |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--|
|      | 1.                                                                                                                                                                                                                                                                                                                                                                                     | No. of instructions<br>used | Many instructions to read/<br>write data to/ from external<br>memory.                                        | Few instruction to read/ write data<br>to/ from external memory                                                                                                                                                                            | contro<br>ller –<br>3M |  |  |  |  |
|      | 2.                                                                                                                                                                                                                                                                                                                                                                                     | Memory                      | Do not have inbuilt RAM or<br>ROM.                                                                           | Inbuilt RAM /or ROM                                                                                                                                                                                                                        | (any<br>three          |  |  |  |  |
|      | 3.                                                                                                                                                                                                                                                                                                                                                                                     | Registers                   | Microprocessor contains<br>general purpose registers,<br>Stack pointer register, Program<br>counter register | Microcontroller contains general<br>purpose registers, Stack pointer<br>register, Program counter register<br>additional to that it contains<br>Special Function Registers (SFRs)<br>for Timer, Interrupt and serial<br>communication etc. | )                      |  |  |  |  |
|      | 4.<br>5.                                                                                                                                                                                                                                                                                                                                                                               | Timer<br>I/O ports          | Do not have inbuilt Timer.<br>I/O ports are not available<br>requires extra device like 8155<br>or 8255.     | Inbuilt Timer<br>I/O ports are available                                                                                                                                                                                                   |                        |  |  |  |  |
|      | 6.                                                                                                                                                                                                                                                                                                                                                                                     | Serial port                 | Do not have inbuilt serial port,<br>requires extra devices like<br>8250 or 8251.                             | Inbuilt serial port                                                                                                                                                                                                                        |                        |  |  |  |  |
|      | 7.                                                                                                                                                                                                                                                                                                                                                                                     | Multifunction pins          | Less Multifunction pins on IC.                                                                               | Many multifunction pins on the IC                                                                                                                                                                                                          |                        |  |  |  |  |
|      | 8.                                                                                                                                                                                                                                                                                                                                                                                     | Boolean Operation           | Boolean operation is not<br>possible directly.                                                               | Boolean Operation i.e. operation<br>on individual bit is possible<br>directly                                                                                                                                                              |                        |  |  |  |  |
|      | 9.                                                                                                                                                                                                                                                                                                                                                                                     | Applications                | General purpose,<br>Computers and Personal Uses.                                                             | Single purpose(dedicated<br>application),<br>Automobile companies, embedded<br>systems, remote control devices.                                                                                                                            |                        |  |  |  |  |
| (c)  | Develop an ALP to generate square wave of 3 KHz using 8051 microcontroller on port pin<br>P2.3 (Assume X <sub>tal</sub> freq <sup>n</sup> =12 MHz)                                                                                                                                                                                                                                     |                             |                                                                                                              |                                                                                                                                                                                                                                            |                        |  |  |  |  |
| Ans: | Ans: Crystal frequency= 12 MHz<br>I/P clock = $(12*10^{6})/12= 1$ MHz<br>$T_{in} = 1\mu$ sec<br>For 3 kHz square wave<br>$F_{out} = 3$ KHz $T_{out} = 1/(3X 10^{3}) = 0.3$ msec =333 $\mu$ sec<br>So $T_{ON} = T_{OFF} = 333/2 = 166.5 \ \mu$ sec<br>$N = T_{ON} / T_{in} = 166.5 \ \mu$ sec $/1 \ \mu$ sec = 166.5 167<br>$65535 - 167 + 1 = (65369)_{10} = (FB71)_{16}$<br>Program:- |                             |                                                                                                              |                                                                                                                                                                                                                                            |                        |  |  |  |  |
|      | MOV TMOD, # 01H ; Set timer 0 in Mode 1, i.e., 16 bit timer                                                                                                                                                                                                                                                                                                                            |                             |                                                                                                              |                                                                                                                                                                                                                                            |                        |  |  |  |  |



|     | 1                       |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|-----|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|------------|-------------|-----------|-------------|--|--|
|     |                         |                                                                                                                                                                                     |                                                                                        | ; Load TL regis |            |             |           |             |  |  |
|     |                         | MOV TH0, # 0FB H; load TH register with MSB of count                                                                                                                                |                                                                                        |                 |            |             |           |             |  |  |
|     | SETB TR0; start timer 0 |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         | L1: JNB TF0, L1 ; poll till timer roll over                                                                                                                                         |                                                                                        |                 |            |             |           |             |  |  |
|     |                         | CLR TR0 ; stop timer 0<br>CPL P2.3 ; complement port 2.3 line to get high or low<br>CLR TF0 ; clear timer flag 0<br>SJMP L2 ; re-load timer with count as mode 1 is not auto reload |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
| Q.6 |                         | Attempt any TWO of the following:                                                                                                                                                   |                                                                                        |                 |            |             |           | 12Tot<br>al |  |  |
| Q.0 |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           | al<br>Mark  |  |  |
|     | (a)                     |                                                                                                                                                                                     | Praw interfacing of stepper motor with 8051 and write an ALP to rotate it in clockwise |                 |            |             |           |             |  |  |
|     |                         | direction.                                                                                                                                                                          |                                                                                        |                 |            |             |           |             |  |  |
|     | Ans:                    | Diagram:                                                                                                                                                                            |                                                                                        |                 |            |             |           | 3M          |  |  |
|     |                         | Ť, tř                                                                                                                                                                               |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     | R An and an                                        |                 |            |             |           |             |  |  |
|     |                         | 8051<br>Microcontroller                                                                                                                                                             |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     |                         |                                                                                                                                                                                     |                                                                                        |                 |            |             |           |             |  |  |
|     | 1                       |                                                                                                                                                                                     |                                                                                        | Winding B       | Winding C  | Winding D   | Clockwise |             |  |  |
|     |                         |                                                                                                                                                                                     | Winding A                                                                              | Winding B       | trinaing c | -           | CIOCKWISE |             |  |  |
|     |                         | Step<br>no<br>1                                                                                                                                                                     | Winding A                                                                              | 0               | 0          | 1           |           |             |  |  |
|     |                         | no 1                                                                                                                                                                                | 1                                                                                      | 0               | 0          | 1           |           |             |  |  |
|     |                         | no                                                                                                                                                                                  | Winding A                                                                              |                 | _          |             |           |             |  |  |
|     |                         | no 1                                                                                                                                                                                | 1                                                                                      | 0               | 0          | 1           |           |             |  |  |
|     |                         | no 1                                                                                                                                                                                | 1                                                                                      | 0               | 0          | 1           |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           |             |  |  |
|     |                         | no<br>1<br>2<br>3                                                                                                                                                                   | 1 1 0                                                                                  | 0 1 1           | 0 0 1      | 1<br>0<br>0 |           | Progr       |  |  |

|      | MOV A,#66H ;load step sequence<br>BACK: MOV P1,A ;issue sequence to motor<br>RR A ;rotate right clockwise<br>ACALL DELAY ;wait<br>SJMP BACK ;keep going<br><br>DELAY<br>MOV R2,#100<br>H1: MOV R3,#255                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3M |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|
| (b)  | H2: DJNZ R3, H2<br>DJNZ R2, H1<br>RET<br>( Other programs with similar logic can be given marks)<br>Describe with sketches the procedure to troubleshoot the traffic light controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6M |  |  |  |
| Ans: | <ul> <li>Describe with sketches the procedure to troubleshoot the traffic light controller.</li> <li>Considerations of Traffic Signal <ol> <li>Traffic light may have sensors integrated to provide real time traffic information</li> <li>Based on the traffic information provided by the sensor, the duration of the green/Red LED light for each direction may vary so that the traffic for both the directions are roughly balanced. Time left for the green light should be displayed</li> <li>When the traffic light for one signal is green, then the traffic for the other directions should be red (with duration displayed in red)</li> </ol> </li> <li>The red light will be switched to yellow when the timer value is 5 sec before switchin to red.</li> </ul>                                                      |    |  |  |  |
|      | <ul> <li>5) Violations happen when user expectancy is not met. A user like pedestrian does not expect to stand for more than a minute or two at a signal, when this user expectancy is not met, the pedestrian tries to venture out and violate the signal</li> <li>6) The smooth movement of conflicting vehicles is determined by the availability of gaps in traffic. This is true for both pedestrians and vehicular traffic. Understanding of gaps is important for justifying the type of traffic control device, including a traffic signal.</li> <li>Points to consider for determining signal timings <ol> <li>The signal operational parameters are reviewed and updated (if needed) on a regular basis to maximize the ability of the traffic control signal to satisfy current traffic demands</li> </ol> </li> </ul> |    |  |  |  |



**BOARD OF TECHNICAL EDUCATION** 

tified)

MAHARASHTI (Autonomous)





